Discussion:
Persia Asynchronous Synthesis Tool
(too old to reply)
m***@gmail.com
2008-02-05 15:10:51 UTC
Permalink
We have Just made publicized the beta release of Persia, our academic
asynchronous synthesis tool. Persia is designed and implemented in
Amirkabir University asynchronous design group.

You can download its windows installation package from: www.asynchronous.ir

Persia ‎is an asynchronous synthesis tool intended to provide an
automatic synthesis in the field of QDI ‎(Quasi Delay Insensitive)
asynchronous circuits. The synthesis flow of Persia is based on
standard Verilog powered by READ-WRITE macros for behavioral high
level specification.

The design procedure in Persia starts with a high level specification
of the circuit in verilogCSP. After a functional preserving
decomposition, the sequential high level specification is transformed
into highly concurrent communicating processes which can be directly
mapped into pre-designed PCFB buffer templates.

Each PCFB template is implemented using a set of standard cells with
no special timing constraint between the cells. With no external
Isochronoic fork assumption so the physical design can be carried out
using standard layout tools.

The output of the Persia can be verified at every stage of synthesis
by a standard Verilog simulator.

We are pleased to received your comments on Persia.
r***@gmail.com
2018-04-10 17:32:50 UTC
Permalink
Dear Asynchronous team,

Hi, do you still maintain this tool for asynchronous designs ? Kindly provide me a functional link to that !

Thanks
Anuradha
Post by m***@gmail.com
We have Just made publicized the beta release of Persia, our academic
asynchronous synthesis tool. Persia is designed and implemented in
Amirkabir University asynchronous design group.
You can download its windows installation package from: www.asynchronous.ir
Persia ‎is an asynchronous synthesis tool intended to provide an
automatic synthesis in the field of QDI ‎(Quasi Delay Insensitive)
asynchronous circuits. The synthesis flow of Persia is based on
standard Verilog powered by READ-WRITE macros for behavioral high
level specification.
The design procedure in Persia starts with a high level specification
of the circuit in verilogCSP. After a functional preserving
decomposition, the sequential high level specification is transformed
into highly concurrent communicating processes which can be directly
mapped into pre-designed PCFB buffer templates.
Each PCFB template is implemented using a set of standard cells with
no special timing constraint between the cells. With no external
Isochronoic fork assumption so the physical design can be carried out
using standard layout tools.
The output of the Persia can be verified at every stage of synthesis
by a standard Verilog simulator.
We are pleased to received your comments on Persia.
Loading...